Pascal and Francis Bibliographic Databases

Help

Search results

Your search

kw.\*:("Digital signal processor")

Document Type [dt]

A-Z Z-A Frequency ↓ Frequency ↑
Export in CSV

Publication Year[py]

A-Z Z-A Frequency ↓ Frequency ↑
Export in CSV

Discipline (document) [di]

A-Z Z-A Frequency ↓ Frequency ↑
Export in CSV

Language

A-Z Z-A Frequency ↓ Frequency ↑
Export in CSV

Author Country

A-Z Z-A Frequency ↓ Frequency ↑
Export in CSV

Origin

A-Z Z-A Frequency ↓ Frequency ↑
Export in CSV

Results 1 to 25 of 1101

  • Page / 45
Export

Selection :

  • and

Digital Signal ProcessingTALLA, Deepu.International journal of embedded systems (Print). 2009, Vol 4, Num 1, issn 1741-1068, 99 p.Serial Issue

Advanced signal processing algorithms, architectures, and implementations XIII (San Diego CA, 6-8 August 2003)Luk, Franklin T.SPIE proceedings series. 2003, isbn 0-8194-5078-2, X, 620 p, isbn 0-8194-5078-2Conference Proceedings

Implementation of Serpent encryption algorithm on 24-bit DSP processorIVANCIC, Dorian; RUNJE, Davor; KOVAC, Mario et al.International symposium on image and signal processing and analysis. 2001, pp 411-416, isbn 953-96769-4-0Conference Paper

Optimization of DSP virtual machine (DSPVM<TM>) in embedded DSPSUN, Jiangbo; CHEN, Houjin.International Conference on Signal Processing. 2004, pp 136-139, isbn 0-7803-8406-7, 4 p.Conference Paper

An on-line MPPT algorithm for rapidly changing illuminations of solar arraysHUA, C; LIN, J.Renewable energy. 2003, Vol 28, Num 7, pp 1129-1142, issn 0960-1481, 14 p.Article

Novel memory reference reduction methods for FFT implementations on DSP processorsYUKE WANG; YIYAN TANG; YINGTAO JIANG et al.IEEE transactions on signal processing. 2007, Vol 55, Num 5, pp 2338-2349, issn 1053-587X, 12 p., 2Article

SPOT: Development tool for software pipeline optimization for VLIW-DSPs used in real-time image processingFÜRTLER, Johannes; MAYER, Konrad J; KRATTENTHALER, Werner et al.Real-time imaging (Print). 2003, Vol 9, Num 6, pp 387-399, issn 1077-2014, 13 p.Article

The Investigator® : A studio-based DSP learning paradigmFRANKEL, Ryan; NEZIS, Nicholas; TAYLOR, Fred et al.ICASSP. 2004, isbn 0-7803-8484-9, vol V, 1013-1016Conference Paper

CSNDSP 2000CLARKE, Roger J.IEE proceedings. Circuits, devices and systems. 2002, Vol 149, Num 3, issn 1350-2409, 57 p.Conference Proceedings

Implementation of a multi-channel G.723.1 annex A using a DSPCHOI, Yong-Soo; AHN, Chang-Kyu; KANG, Tae-Ik et al.Interantional conference on consumer electronics. 2002, pp 320-321, isbn 0-7803-7300-6, 2 p.Conference Paper

DSP with FPGAs: A Xilinx/Simulink-based Course and LaboratoryMEYER-BAESE, Uwe; VERA, A; MEYER-BAESE, A et al.Proceedings of SPIE, the International Society for Optical Engineering. 2008, Vol 6979, pp 697907.1-697907.12, issn 0277-786X, isbn 978-0-8194-7170-3 0-8194-7170-4Conference Paper

Design methods for DSP systemsRUPP, Markus; WESS, Bernhard; BHATTACHARYYA, Shuvra S et al.EURASIP journal on applied signal processing. 2006, Vol 2006, Num 14, issn 1110-8657, 174 p.Serial Issue

Special issue on the EEEE 2004 ISSCC: Digital, technology directions, memory, and signal processingKONSTADINIDIS, Georgios K; CHANDRAKASAN, Anantha; NATARAJAN, Sreedhar et al.IEEE journal of solid-state circuits. 2005, Vol 40, Num 1, issn 0018-9200, 350 p.Conference Proceedings

Code compression in DSP processor systemsSAASTAMOINEN, Piia; SAASTAMOINEN, Ilkka; NURMI, Jari et al.International journal of embedded systems (Print). 2008, Vol 3, Num 4, pp 256-262, issn 1741-1068, 7 p.Article

Evaluation of the parallelization potential for efficient multimedia implementations : Dynamic evaluation of algorithm critical pathPRIHOZHY, Anatoly; MATTAVELLI, Marco; MLYNEK, Daniel et al.IEEE transactions on circuits and systems for video technology. 2005, Vol 15, Num 5, pp 593-608, issn 1051-8215, 16 p.Article

On Correlation-Based Synchronization for DVB-T2ROTOLONI, Marco; TOMASIN, Stefano; VANGELISTA, Lorenzo et al.IEEE communications letters. 2010, Vol 14, Num 3, pp 248-250, issn 1089-7798, 3 p.Article

Influences of Imperfect Polarization Induced Effects to the Quasi-Reciprocal Reflective Optical Voltage SensorXIUJUAN FENG; XIAXIAO WANG; LIJING LI et al.Journal of lightwave technology. 2013, Vol 31, Num 13-16, pp 2777-2784, issn 0733-8724, 8 p.Article

Evaluation of reference current extraction methods for DSP implementation in active power filtersVARDAR, K; AKPINAR, E; SÜRGEVIL, T et al.Electric power systems research. 2009, Vol 79, Num 10, pp 1342-1352, issn 0378-7796, 11 p.Article

Cell Broadband Engine architecture as a DSP platformSZUMSKI, Karol; MALANOWSKI, Mateusz.Proceedings of SPIE, the International Society for Optical Engineering. 2009, Vol 7502, issn 0277-786X, isbn 978-0-8194-7813-9 0-8194-7813-X, 1Vol, 75022O.1-75022O.6Conference Paper

Low power multi-segment sequential one hot addressing architectureTAN, K.-C. B; ARSLAN, T.IEE proceedings. Circuits, devices and systems. 2006, Vol 153, Num 2, pp 159-166, issn 1350-2409, 8 p.Article

A novel processor architecture for network applicationsRAMAZANI, A; DIOU, C; MONTEIRO, F et al.International conference on signals and electronic systems. 2005, pp 421-424, isbn 83-906074-7-6, 1Vol, 4 p.Conference Paper

Advanced signal processing algorithms, architectures, and implementations XIV (Denver CO, 4-6 August 2004)Luk, Franklin T.SPIE proceedings series. 2004, isbn 0-8194-5497-4, VIII, 464 p, isbn 0-8194-5497-4Conference Proceedings

ELMMA : A new low power high-speed adder for RNSPATEL, R. A; BENAISSA, M; POWELL, N et al.IEEE workshop on signal processing systems design and implementation. 2004, pp 95-100, isbn 0-7803-8504-7, 1Vol, 6 p.Conference Paper

A full-rate software implementation of an IEEE 802.11A compliant digital baseband transmitterMEEUWSEN, Michael J; SATTARI, Omar; BAAS, Bevan M et al.IEEE workshop on signal processing systems design and implementation. 2004, pp 124-129, isbn 0-7803-8504-7, 1Vol, 6 p.Conference Paper

A comparative study of the suitability of a custom computing machine and a vliw DSP for use in 3G applicationsNEEL, James; SRIKANTESWARA, Srikathyayani; REED, Jeffrey H et al.IEEE workshop on signal processing systems design and implementation. 2004, pp 188-193, isbn 0-7803-8504-7, 1Vol, 6 p.Conference Paper

  • Page / 45